summaryrefslogtreecommitdiff
path: root/eater_cpu/eater_computer_tb.sv
blob: d05dc5271772852478da91204aee9a80070890b7 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
// represents the Ben Eater 8bit computer

`timescale 1us/1us

module eater_computer_tb;

logic clk_in;

eater_computer uut (
  .debug_bus(),
  .clk_in(clk_in)
);

logic [7:0] debug_value;
logic debug_enable;

bus_writer debugger (
  .in_value(debug_value),
  .in_write_to_output(debug_enable),
  .out_value(uut.bus)
);

initial begin
  $dumpfile("simpc.vvp");
  $dumpvars();

  uut.A_to_bus = 0;
  uut.B_to_bus = 0;
  uut.INS_to_bus = 0;
  uut.ALU_to_bus = 0;
  uut.RAM_to_bus = 0;
  uut.PC_to_bus = 0;
  uut.bus_to_A = 0;
  uut.bus_to_B = 0;
  uut.bus_to_INS = 0;
  uut.bus_to_RAM = 0;
  uut.bus_to_PC = 0;
  uut.bus_to_MAR = 0;
  clk_in = 0;
  debug_enable = 0;
  debug_value = 'z;
end

always #2 clk_in = ~clk_in;

initial begin

  @(negedge clk_in);
  debug_value = 'haa;
  debug_enable = 1;
  uut.bus_to_A = 1;

  @(negedge clk_in);
  uut.bus_to_A = 0;
  debug_value = 'hbb;
  uut.bus_to_B = 1;

  @(negedge clk_in);
  uut.bus_to_B = 0;
  debug_value = 'hcc;
  uut.bus_to_INS = 1;

  @(negedge clk_in);
  debug_enable = 0;
  debug_value = 'z;
  uut.bus_to_INS = 0;

  @(negedge clk_in);
  uut.A_to_bus = 1;

  @(negedge clk_in);
  assert (uut.bus == 'haa) 
  else   $error("Expected 0xaa, got 0x%02x on bus", uut.bus);
  uut.A_to_bus = 0;

  @(negedge clk_in);
  uut.ALU_to_bus = 1;

  @(negedge clk_in);
  assert (uut.bus == 8'('haa + 'hbb))
  else   $error("Expected 0x%02x, got 0x%02x on bus", 8'('haa + 'hbb), uut.bus);

  #10
  $finish();
end

endmodule