blob: 6ee94ca4b5bd6c5935e9391ba182cbaeb12f54e9 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
|
`timescale 1us/1us
module my_mem #(
parameter DATA_WIDTH = 8,
parameter DATA_DEPTH = 1024
) (
input clk_i,
input write_en_i,
input read_en_i,
input [$clog2(DATA_DEPTH)-1:0] r_read_addr,
input [$clog2(DATA_DEPTH)-1:0] r_write_addr,
input [(DATA_WIDTH-1) : 0] data_i,
output reg [(DATA_WIDTH-1) : 0] data_o
);
reg [(DATA_WIDTH-1) : 0] r_datastore [(DATA_DEPTH-1) : 0];
// for debugging simulations, as iverilog
// does't show r_datastore
reg [(DATA_WIDTH-1) : 0] r_cur_r_val;
reg [(DATA_WIDTH-1) : 0] r_cur_w_val;
always @(posedge clk_i) begin
if (write_en_i) begin
r_datastore[r_write_addr] <= data_i;
r_cur_w_val <= data_i;
end
if (read_en_i) begin
data_o <= r_datastore[r_read_addr];
r_cur_r_val <= r_datastore[r_read_addr];
end
end
endmodule
|