summaryrefslogtreecommitdiff
path: root/nandgame/computer.sv
blob: acb9bbd838ff95766150b2c4897c55c1fb0eb751 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
`timescale 1us/1us

`include "../my_mem.v"
`include "comb_mem.sv"
`include "instruction_decode.sv"
`include "counter.sv"

module computer (
  input clk_i
);

wire nclk;
assign nclk = ~clk_i;

logic [15:0] PC_addr;
logic [15:0] PC_content;

my_mem #(
  .DATA_WIDTH(16)
) ROM (
  .clk_i(nclk),
  .write_en_i(0),
  .read_en_i(1),
  .r_read_addr(PC_addr),
  .r_write_addr(0),
  .data_i(0),
  .data_o(PC_content)
);

logic [15:0] out_A, out_D, out_pA;
logic in_store_A, in_store_D, in_store_pA;
logic [15:0] CPU_RES;

comb_mem #(
  .DATA_WIDTH(16)
) RAM (
  .cl(clk_i),

  .A_o(out_A),
  .D_o(out_D),
  .pA_o(out_pA),

  .a_i(in_store_A),
  .d_i(in_store_D),
  .pa_i(in_store_pA),

  .X(CPU_RES)
);

logic cpu_jump;

instruction_decode CPU (
  .instruction(PC_content),
  .do_jump(cpu_jump),

  .dst_a(in_store_A),
  .dst_d(in_store_D),
  .dst_pa(in_store_pA),

  .A_i(out_A),
  .D_i(out_D),
  .pA_i(out_pA),

  .RES(CPU_RES)
);

counter PC (
  .cl(clk_i),
  .count(PC_addr),
  .X(out_A),
  .st(cpu_jump)
);

endmodule