summaryrefslogtreecommitdiff
path: root/tst_delay.tb.v
blob: d46c8c301f81d7995cf646aaa22aee1f26d7b075 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
// try to figure out how iverilog samples edges
`timescale 1us/1ns

module template_tb (
);

reg clk_i;
reg data_i;
wire data_o;

tst_delay uut(
  .clk_i(clk_i),
  .data_i(data_i),
  .data_o(data_o)
);

string filename;
initial begin
`ifdef DUMP_FILE_NAME
  filename=`DUMP_FILE_NAME;
`else
  filename="tst_delay.lxt2";
`endif
  $dumpfile(filename); $dumpvars();
  clk_i = 0;
  data_i = 0;
end

always #10 clk_i = ~clk_i;

initial begin
  #9
  data_i = 1;
  #2
  data_i = 0;
  // note the <= assignment
  #19
  data_i <= 1;
  #1
  data_i = 0;
  // note the = assignment
  #19
  data_i = 1;
  #1
  data_i = 0;
  #40
  $finish();
end

endmodule